linear gradient error in the DAC. This corresponds to a midrange error of 0.4%. Finite (54dB) DC gain for all opamps and randomly mismatched capacitors (with 0.1% standard deviation) were assumed in all circuits. OSR = 4 was used. A 0.45V peak midband two-tone input signal  $u_1$  was applied to  $DS_1$ , and a second-order single-bit  $\Delta\Sigma$  ADC realised  $DS_2$ . To demonstrate the high linearity achievable with the proposed correction,  $DS_1$  was embedded in a 2-0 MASH containing a 10 bit ADC as its second stage. The mismatch between the MASH stages was not considered; it can also be corrected by digital methods [9].



Fig. 2 Output spectra of MASH (computed using  $64 \times$  averaged FFTs for  $2^{15}$  samples)

d With correction, but using NLF(z) = $f_B = f_S/8$ , inband limit for OSR = 4

The computed spectrum of the system operating with an ideal DAC but with nonideal opamps and capacitors (described above) is shown in Fig. 2a. Fig. 2b shows the spectrum using the nonlinear DAC without error correction. Large harmonics are generated and the spur-free dynamic range (SFDR) is only 52dB. Fig. 2c shows the result when using the digital correction described in this Letter; an SFDR > 100dB was achieved. To obtain sufficiently accurate estimates of  $e_D$  needed for such a high SFDR,  $DS_2$  processed 218 samples for each level of the DAC (a complete background calibration cycle then needs about 4s if  $DS_2$  is clocked with  $f_s = 5$  MHz). Finally, Fig. 2d shows the detrimental effect of using NLF(z) = -1 (as carried out in earlier work [1, 3]), the drop in the SFDR being from 101 to 60dB.

Conclusions: An on-line digital correction method was proposed for  $\Delta\Sigma$  ADCs with multibit internal quantisers. It is applicable even for ADCs with very low oversampling ratios, where the commonly used mismatch-shaping techniques become less effective. Simulations indicate that excellent linearity can be obtained using the proposed process.

Acknowledgments: This research was supported by the NSF Center for Design of Analog-Digital Integrated Circuits. Useful discussions with G. Cauwenberghs of Johns Hopkins University and T. Kajita of Oregon State University are gratefully acknowledged.

## © IEE 2001

Electronics Letters Online No: 20010069 DOI: 10.1049/el:20010069

14 August 2000

P. Kiss, U. Moon, J.T. Stonick and G.C. Temes (Department of Electrical and Computer Engineering, Oregon State University, OR 97331, USA)

E-mail: kpeter@ece.orst.edu

Steensgaard (Department of Electrical Engineering, Columbia University, NY 10027, USA)

## References

SARHANG-NEJAD, M., and TEMES, G.C.: 'A high-resolution multibit 1 sigma-delta ADC with digital correction and relaxed amplifier requirements', IEEE J. Solid-State Circuits, 1993, 28, (6), pp. 648-660

- BAIRD, R.T., and FIEZ, T.S.: 'A low oversampling ratio 14-b delta-2 sigma ADC with self-calibrated multibit DAC', IEEE J. Solid-State Circuits, 1996, 31, (3), pp. 312-320
- PETRIE, C., and MILLER, M.: 'A background calibration technique 3 for multibit delta-sigma modulators'. Proc. IEEE Int. Symp. Circuits and Systems, 2000, pp. II.29–II.32 BAIRD, R.T., and FIEZ, T.S.: 'Improved delta-sigma DAC linearity
- using data weighted averaging'. Proc. IEEE Int. Symp. Circuits and Systems, 1995, pp. I.13-I.16
- GALTON, I.: 'Noise-shaping D/A converters for sigma-delta modulation'. Proc. IEEE Int. Symp. Circuits and Systems, 1996, pp. 441-444
- KWAN, T., ADAMS, R., and LIBERT, R.: 'A stereo multibit sigma-delta DAC with asynchronous master-clock interface', IEEE J. Solid-State Circuits, 1996, 31, (12), pp. 1881-1887
- 7 MOON, U., SILVA, J., STEENSGAARD, J., and TEMES, G.C.: 'A switchedcapacitor DAC with analogue mismatch correction', Electron. Lett., 1999, 35, (22), pp. 1903-1904
- FOGLEMAN, E., GALTON, I., HUFF, W., and JENSEN, H.: 'A 3.3-V single-poly CMOS audio ADC delta-sigma modulator with 98-dB 8 peak SINAD and 105-dB peak SFDR', IEEE J. Solid-State Circuits, 2000, 35, (3), pp. 297-307
- KISS, P., SILVA, J., WIESBAUER, A., SUN, T., MOON, U., and TEMES, G.C.: 'Adaptive correction of analog errors in MASH ADCs Part II. Correction using test-signal injection', *IEEE Trans. Circuits Syst.* II: Analog Digit. Signal Process., 2000, 47, (7), pp. 629-638

## Reconfigurable phase-locked loops on FPGA utilising intrinsic synchronisability

H. Tanaka, A. Hasegawa and S. Haruyama

A new digital phase-locked loop (PLL), utilising the intrinsic synchronisability of electrical oscillators, on a field-programmable gate array has been developed. By interconnecting such PLLs, a dynamically reconfigurable clock network was formed, which has been difficult with conventional PLL techniques.

Introduction: Digital LSIs have generally been based on a synchronous scheme in which a global clock signal is distributed throughout the chip. However, circuit size and clock frequencies are increasing, therefore it is harder to distribute the clock signal (hereafter 'the clock') within an allowable phase delay. Asynchronous circuit design or locally synchronous circuits is a reasonable way to avoid this difficulty. Clock networks using distributed voltage-controlled oscillators [1, 2] can also be used. In contrast to these designs, we have developed a new digital phase-locked loop (PLL) which was tested on a field-programmable gate array (FPGA). This PLL utilises intrinsic synchronisability of electrical oscillators, and it can be simply implemented on an FPGA. It can provide dynamically reconfigurable clock networks, which have not been realised by conventional PLL techniques.



Fig. 1 Impulse generating PLL (IPLL) with single input and output

Impulse generating PLL (IPLL): Experimental results on the distributed clock oscillators for high-performance circuits show they have some advantages over conventional (H-tree like) clock networks [1, 2]. Such distributed oscillators are based on the conventional PLLs and require analogue elements in the circuits. We

ELECTRONICS LETTERS 18th January 2001 Vol. 37 No. 2

a For ideal DAC

*b* For nonlinear DAC without correction *c* For nonlinear DAC with proposed correction

have developed a new, reconfigurable PLL circuit (on an FPGA) which provides internal clock synchronisation. Fig. 1 shows the simplest configuration of this IPLL for a single input and output. (For multiple inputs and outputs, the same circuit can be obtained simply by adding the input ports.) The external clock is supplied at the input node. The internal clock is generated in the loop of the inverter array and the OR-gate. The input port consists of a phase comparison part (EXOR-gate) and a pulse generator (PG: inverter and AND-gate). This circuit does not require an analogue element (such as 'control voltage') and can be easily implemented on an FPGA.



a Forward shift

c ISF

Synchronisability of single IPLL: It is known that the intrinsic nonlinear nature of electrical oscillators provides a robust oscillation in the waveform and frequency (which is useful for clock generation). This nonlinearity, on the other hand, produces a phase shift (which is sensitive to the timing of the perturbation) in the oscillation. This timing sensitive phase shift can be characterised as an impulse sensitive function (ISF) [3], which defines the phase shift as a function of the timing of the impulse injection to the circuit. The ISF was originally devised for jitter analysis, but here we use it for the synchronisability analysis of the IPLL as follows.

In the IPLL, if the input signal and output signal are synchronised (with no lag), the pulse generator (PG) outputs no impulse and the oscillation in the loop is not perturbed. Conversely, if there is a phase difference between the input and output signals, the PG is activated by the signal from the EXOR-gate. The timing of the impulse generation depends on the phase of the input (with respect to the output phase). Figs. 2a and b show the advanced and retarded input phase, respectively. In both cases, the output phase is entrained to the input phase (after a few cycles). In this particular IPLL, the size of the impulse (from the PG) is fixed, but the timing can be varied. The ISF can thus be directly measured by injecting this (fixed size) impulse externally at the node of the (disabled) PG output, with the input node being connected to the output node. In this way, the ISF is obtained as in Fig. 2c for one cycle of the oscillation. It is clear that the output signal phase is shifted backward (forward) if the impulse is applied after the falling edge (before the rising edge) of the output signal (see Figs. 2a and b). Thus, the only stable state is the synchronised state (with no lag), which is blocked with the forward shift and backward

shift regions in the ISF. The fast acquisition shown in Figs. 2a and b is considered to be due to the direct phase shift which does not require the control voltage in conventional PLLs. We have therefore shown how a single IPLL utilises the intrinsic synchronisability in electrical oscillators that comes from their analogue nature. Next, we study the mutual synchronisation of interconnected IPLLs.



**Fig. 3** Output waveforms from unidirectory loop of three IPLLs (with 31-stage EXOR-gate arrays)

Mutual synchronisation of IPLLs: We verified the mutual synchronisation ability of networks of IPLLs in the simplest configuration, i.e. three IPLLs interconnected in a (unidirectory) single loop where each IPLL outputs to the input port of the next IPLL and no external clock is required. Fig. 3 shows the output waveform from each IPLL (OSC1, OSC2, and OSC3); the rising and falling edges are sharp and the mutual synchronisation is robust (with small phase lags). From simulations with HSPICE, we found this small phase lag is an effect from the internal delay of each IPLL rather than from the signal delay between IPLLs. Larger networks of triangular or square lattices with IPLLs (each having two inputs and two outputs) were also studied with HSPICE and robust synchronisation was observed. However, in non-uniform large networks on an FPGA a long signal delay between some adjacent IPLLs makes the system beyond the synchronisability of each IPLL. Thus, a uniform layout of IPLLs that avoids a long signal delay is required for large networks. Larger networks of IPLLs are currently being developed.

© IEE 2001 Electronics Letters Online No: 20010051 DOI: 10.1049/el:20010051

H. Tanaka and S. Haruyama (Sony Computer Science Laboratory, Tokyo, Japan)

27 October 2000

E-mail: htan@csl.sony.co.jp

A. Hasegawa (Department of Electrical and Electronic Engineering, Gifu University, Gifu, Japan)

## References

- 1 GUTNIK, V., and CHANDRAKASAN, A.: 'A 300MHz 4-Mb wavepipeline CMOS SRAM using a multi-phase PLL'. ISSCC Dig. Tech. Papers, San Francisco, February 2000, pp. 174–175
- 2 MIZUNO, H., and ISHIBASHI, K.: 'A noise-immune GHz-clock distribution scheme using synchronous distributed oscillators'. ISSCC Dig. Tech. Papers, San Francisco, February 1998, pp. 404– 405
- 3 HAIIMIRI, A., and LEE, T.H.: 'A general theory of phase noise in electrical oscillators', *IEEE J. Solid-State Circuits*, 1998, **33**, pp. 179–194
- 4 BEST, R.E.: 'Phase-locked loops: design, simulation, and applications' (McGraw-Hill, 1997)

b Backward shift